

# Si5380 Data Sheet Errata

## This document contains information on the errata of product revision B of Si5380.

The device data sheet explains how to identify chip revision, either from package marking or electronically.

Errata effective date: 15 June 2015. Applies to the Si5380 data sheet revision 0.96.

**Note:** This document applies to Ordering Part Numbers (OPNs) which refer to product revision **B** (silicon revision A2). For example: Si5380A-**B**-GM or Si5380A-**B**xxxx-GM, where xxxxx is the custom OPN ID, and B refers to the product revision.

#### Table .1. Errata Status Summary

#### ERRATA DEFINITIONS

Impact Definition: Each erratum is marked with an impact, as defined below:

- Minor—Workaround exists.
- Major—Errata that do not conform to the data sheet or standard.
- Information—The device behavior is not ideal but acceptable. Typically, the data sheet and/or ClockBuilder Pro may be changed to match the device behavior.

|   | Erratum | Title/Problem                                                                                                                                             | Impact      | Workarounds | Resolution                                                                                       |
|---|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--------------------------------------------------------------------------------------------------|
| - | 1       | LVCMOS high-impedance mode is too low                                                                                                                     | Information | Yes         | Data sheet and CBPro have been updated.<br>Will also be fixed in the next silicon revi-<br>sion. |
|   | 2       | LOS sticky status bits cannot be<br>cleared unless the fault monitors<br>are temporarily disabled                                                         | Minor       | Yes         | Will be fixed in the next silicon revision.                                                      |
|   | 3       | Output-to-output clock skew be-<br>tween clocks generated from dif-<br>ferent MultiSynth dividers is not<br>consistent at high junction temper-<br>atures | Major       | No          | Will be fixed in the next silicon revision.                                                      |
|   | 4       | Input-to-output clock delay varia-<br>tion is not consistent at high junc-<br>tion temperatures                                                           | Minor       | Yes         | Will be fixed in the next silicon revision.                                                      |
|   | 5       | SMBus timeout                                                                                                                                             | Major       | No          | Will be fixed in the next silicon revision.                                                      |

## 1. LVCMOS High-Impedance Mode is Too Low

#### Description

LVCMOS high-impedance is too low.

#### Impact without Workarounds

In earlier versions of ClockBuilder Pro (e.g., prior to v1.0), LVCMOS and differential output formats could be user-configured to disable in a low logic state, a high logic state, or in a stop mid (high-impedance or Hi-Z) state. The LVCMOS high-impedance mode should not be used.

#### Woraround

Select the disable state as stop-high or stop-low.

#### Resolution

This erratum will be fixed in the next silicon revision. ClockBuilder Pro (prior to v1.0) no longer allowed users to select the Hi-Z disable state. The Si5380 data sheet, beginning with v0.96, also removes support for Hi-Z mode.

## 2. LOS Sticky Status Bits Cannot Be Cleared

#### Description

LOS sticky status bits cannot be cleared unless the fault monitors are temporarily disabled.

#### Impact

When two or more LOS sticky status bits are asserted, clearing either one or both requires disabling all the LOS fault monitors. LOS sticky (flag) bits will always remain set whenever asserted. Clearing the sticky bit(s) will have no effect.

#### Workaround

It is possible to clear a sticky bit by temporarily disabling all LOS fault monitors. Once disabled, the bit can be cleared and the fault monitor re-enabled.

#### Resolution

### 3. Output-to-Output Clock Skew

#### Description

Output-to-output clock skew between clocks generated from **different** N dividers is not consistent at high junction temperatures.

#### Impact

If the chip is powered-up, or a hard or soft reset is performed when the junction temperature exceeds 100 °C, the output-to-output skew may exceed the data sheet specification (for all outputs connected to **different** N dividers). Consult the data sheet addendum generated from ClockBuilder Pro to determine which output clocks in your plan are connected to one of the various MultiSynth dividers.

**Note:** When clock outputs are connected to the **same** N divider, data sheet specifications have been added for output-to-output skew. In this case, the output-to-output skew specifications are 20 ps (typical) and 50 ps (max).

#### Workaround

None.

#### Resolution

## 4. Input-to-Output Clock Delay Variation

#### Description

The input-to-output clock delay variation performance is not consistent when operating the chip at high junction temperatures.

#### Impact

If the chip is powered-up, or a hard or soft reset is performed when the junction temperature exceeds 90 °C, the input-to-output clock delay variation may exceed the data sheet specification of 2 ns (typical).

**Note:** The input-to-output delay variation specification (previously and erroneously referred to as input-to-output delay in preliminary documentation prior to v0.96) is 2 ns (typical).

#### Workaround

Configure the device in Zero Delay Mode. All clock outputs connected to the **same** N dividers will have consistent input-to-output delay variation performance from -25 to +125 °C.

#### Resolution

## 5. SMBUS Timeout Register Setting (SMBUS\_TIMEOUT) Does Not Assert

#### Description

The SMBus timeout register setting (SMBUS\_TIMEOUT) does not assert when the device exceeds the 35 ms maximum value prescribed by the standard.

#### Impact

If SMBUS\_TIMEOUT is mapped to affect the hardware interrupt pin (INTR#), the SDA bus will not be released as expected and required by the SMBus standard.

#### Workaround

None. Avoid reliance on the SMBus timeout feature.

#### Resolution



### **ClockBuilder Pro**

One-click access to Timing tools, documentation, software, source code libraries & more. Available for Windows and iOS (CBGo only).

www.silabs.com/CBPro



#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### Trademark Information

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

## http://www.silabs.com